





Buy





APPLICATION NOTE UnitedSiC\_AN0022 - July 2019

## Switching Characteristics of UnitedSiC Gen 3 SiC FETs at Elevated Temperatures

Zhongda Li, Ph.D.

## Introduction

One unique characteristic of UnitedSiC Gen 3 SiC FETs is that its switching losses and Qrr decrease at elevated temperature, making the device more efficient once it heats up. This paper explains in detail the reason behind this characteristic.



Zhongda is a Senior Staff R&D Engineer at United Silicon Carbide. Experience includes SiC device designs, product development, and generating SPICE models.



Learn more about power electronic applications at https://unitedsic.com/downloads



One characteristic of the UnitedSiC Gen 3 SiC FET is that its switching losses and Qrr decreases at elevated temperatures. As shown in Figure 1, the measured Eon, Eoff, and Qrr of the 1200V 35m SiC FET UF3C120040K4S decreased with increasing temperature and flattened out around  $100^{\circ}C$  [1].

Related

Buy

Models



Figure 1 Eon, Eoff and Qrr vs temperature of UF3C120040K4S

The reason is that the Gen 3 SiC FET switching became faster at elevated temperature. The SiC FET consists of SiC JFET and Si MOSFET connected in the cascode configuration, as shown in Figure 2. The overall switching speed of SiC FET is affected by both SiC JFET internal Rgj, and the Si MOSFET external gate resister Rg,ext. The Rg,ext can be selected by the user to achieve the desired switching speed, and the recommended Rg,ext values can be found in UnitedSiC SiC FET User Guide [2].

The SiC JFET internal Rgj inherently decreases by a small amount with temperature and stabilizes above 100°C, which is related to the increase in conductivity of p-type SiC in the gate region of the JFET. The decrease in Rgj leads to faster switching and lower losses.



Figure 2 The internal cascode structure of UnitedSiC SiC FET

0 0 More



Using SPICE simulations, we can better understand how JFET Rgj affects the switching speed of the SiC FET. Simulated switching waveforms of two cases with high and low JFET Rgj were overlapped in the same plots for easy comparison. The higher Rgj value represents the JFET Rgj at room temperature, and the lower Rgj represents elevated temperature.

Related

Devices

The turn-off  $I_{DS}$  and  $V_{DS}$  waveforms were shown in Figure 3. With lower JFET Rgj at elevated temperature, the turn-off dv/dt was faster, which resulted in smaller rise time (tr) and shorter overlapping time of  $I_{DS}$  and  $V_{DS}$ . As a result, the turn-off switching loss Eoff was lower.



Figure 3. Turn-off waveforms of IDS and VDS of two SiC FETS with high and low JFET Rgj

The turn-on I<sub>DS</sub> and V<sub>DS</sub> waveforms were shown in Figure 4. With lower JFET Rgj at elevated temperature, the turn-on di/dt was about the same, but the dv/dt was faster. The faster dv/dt reduced the overlapping time of I<sub>DS</sub> and V<sub>DS</sub>, which reduced the turn-on switching loss Eon. It can be seen from figure 4 that the lower JFET Rgj at higher temperature reduces the I<sub>RM</sub> and  $Q_{RR}$ .



Figure 4. Turn-on waveforms of IDs and VDs of two SiC FETS with high and low JFET Rgj

More











## **References:**

 Datasheet of UF3C120040K4S: <u>https://unitedsic.com/datasheets/DS\_UF3C120040K4S.pdf</u>
UnitedSiC SiC FET User Guide: <u>https://unitedsic.com/guides/UnitedSiC%20SiC%20FET%20User%20Guide.pdf</u>